Skip to content

Commit 14f74a0

Browse files
committed
Merge branch 'fix_axi_axuser_width' into develop
2 parents 67bd993 + dde0ecb commit 14f74a0

File tree

24 files changed

+128
-128
lines changed

24 files changed

+128
-128
lines changed

examples/simulation_verilator/test_simulation_verilator.py

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -22,7 +22,7 @@
2222
wire [4-1:0] myaxi_awcache;
2323
wire [3-1:0] myaxi_awprot;
2424
wire [4-1:0] myaxi_awqos;
25-
wire [1-1:0] myaxi_awuser;
25+
wire [2-1:0] myaxi_awuser;
2626
wire myaxi_awvalid;
2727
reg myaxi_awready;
2828
wire [32-1:0] myaxi_wdata;
@@ -41,7 +41,7 @@
4141
wire [4-1:0] myaxi_arcache;
4242
wire [3-1:0] myaxi_arprot;
4343
wire [4-1:0] myaxi_arqos;
44-
wire [1-1:0] myaxi_aruser;
44+
wire [2-1:0] myaxi_aruser;
4545
wire myaxi_arvalid;
4646
reg myaxi_arready;
4747
reg [32-1:0] myaxi_rdata;
@@ -57,7 +57,7 @@
5757
wire [4-1:0] memory_awcache;
5858
wire [3-1:0] memory_awprot;
5959
wire [4-1:0] memory_awqos;
60-
wire [1-1:0] memory_awuser;
60+
wire [2-1:0] memory_awuser;
6161
wire memory_awvalid;
6262
reg memory_awready;
6363
wire [32-1:0] memory_wdata;
@@ -76,7 +76,7 @@
7676
wire [4-1:0] memory_arcache;
7777
wire [3-1:0] memory_arprot;
7878
wire [4-1:0] memory_arqos;
79-
wire [1-1:0] memory_aruser;
79+
wire [2-1:0] memory_aruser;
8080
wire memory_arvalid;
8181
reg memory_arready;
8282
reg [32-1:0] memory_rdata;
@@ -550,7 +550,7 @@
550550
output [4-1:0] myaxi_awcache,
551551
output [3-1:0] myaxi_awprot,
552552
output [4-1:0] myaxi_awqos,
553-
output [1-1:0] myaxi_awuser,
553+
output [2-1:0] myaxi_awuser,
554554
output reg myaxi_awvalid,
555555
input myaxi_awready,
556556
output reg [32-1:0] myaxi_wdata,
@@ -569,7 +569,7 @@
569569
output [4-1:0] myaxi_arcache,
570570
output [3-1:0] myaxi_arprot,
571571
output [4-1:0] myaxi_arqos,
572-
output [1-1:0] myaxi_aruser,
572+
output [2-1:0] myaxi_aruser,
573573
output reg myaxi_arvalid,
574574
input myaxi_arready,
575575
input [32-1:0] myaxi_rdata,

examples/thread_embedded_verilog_ipcore/test_thread_embedded_verilog_ipxact.py

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -17,7 +17,7 @@
1717
wire [4-1:0] uut_maxi_awcache;
1818
wire [3-1:0] uut_maxi_awprot;
1919
wire [4-1:0] uut_maxi_awqos;
20-
wire [1-1:0] uut_maxi_awuser;
20+
wire [2-1:0] uut_maxi_awuser;
2121
wire uut_maxi_awvalid;
2222
reg uut_maxi_awready;
2323
wire [32-1:0] uut_maxi_wdata;
@@ -36,7 +36,7 @@
3636
wire [4-1:0] uut_maxi_arcache;
3737
wire [3-1:0] uut_maxi_arprot;
3838
wire [4-1:0] uut_maxi_arqos;
39-
wire [1-1:0] uut_maxi_aruser;
39+
wire [2-1:0] uut_maxi_aruser;
4040
wire uut_maxi_arvalid;
4141
reg uut_maxi_arready;
4242
reg [32-1:0] uut_maxi_rdata;
@@ -138,7 +138,7 @@
138138
wire [4-1:0] memory_awcache;
139139
wire [3-1:0] memory_awprot;
140140
wire [4-1:0] memory_awqos;
141-
wire [1-1:0] memory_awuser;
141+
wire [2-1:0] memory_awuser;
142142
wire memory_awvalid;
143143
reg memory_awready;
144144
wire [32-1:0] memory_wdata;
@@ -157,7 +157,7 @@
157157
wire [4-1:0] memory_arcache;
158158
wire [3-1:0] memory_arprot;
159159
wire [4-1:0] memory_arqos;
160-
wire [1-1:0] memory_aruser;
160+
wire [2-1:0] memory_aruser;
161161
wire memory_arvalid;
162162
reg memory_arready;
163163
reg [32-1:0] memory_rdata;
@@ -1127,7 +1127,7 @@
11271127
output [4-1:0] maxi_awcache,
11281128
output [3-1:0] maxi_awprot,
11291129
output [4-1:0] maxi_awqos,
1130-
output [1-1:0] maxi_awuser,
1130+
output [2-1:0] maxi_awuser,
11311131
output reg maxi_awvalid,
11321132
input maxi_awready,
11331133
output reg [32-1:0] maxi_wdata,
@@ -1146,7 +1146,7 @@
11461146
output [4-1:0] maxi_arcache,
11471147
output [3-1:0] maxi_arprot,
11481148
output [4-1:0] maxi_arqos,
1149-
output [1-1:0] maxi_aruser,
1149+
output [2-1:0] maxi_aruser,
11501150
output reg maxi_arvalid,
11511151
input maxi_arready,
11521152
input [32-1:0] maxi_rdata,

examples/thread_memcpy_ipxact/test_thread_memcpy_ipxact.py

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@
1616
wire [4-1:0] uut_maxi_awcache;
1717
wire [3-1:0] uut_maxi_awprot;
1818
wire [4-1:0] uut_maxi_awqos;
19-
wire [1-1:0] uut_maxi_awuser;
19+
wire [2-1:0] uut_maxi_awuser;
2020
wire uut_maxi_awvalid;
2121
reg uut_maxi_awready;
2222
wire [32-1:0] uut_maxi_wdata;
@@ -35,7 +35,7 @@
3535
wire [4-1:0] uut_maxi_arcache;
3636
wire [3-1:0] uut_maxi_arprot;
3737
wire [4-1:0] uut_maxi_arqos;
38-
wire [1-1:0] uut_maxi_aruser;
38+
wire [2-1:0] uut_maxi_aruser;
3939
wire uut_maxi_arvalid;
4040
reg uut_maxi_arready;
4141
reg [32-1:0] uut_maxi_rdata;
@@ -136,7 +136,7 @@
136136
wire [4-1:0] memory_awcache;
137137
wire [3-1:0] memory_awprot;
138138
wire [4-1:0] memory_awqos;
139-
wire [1-1:0] memory_awuser;
139+
wire [2-1:0] memory_awuser;
140140
wire memory_awvalid;
141141
reg memory_awready;
142142
wire [32-1:0] memory_wdata;
@@ -155,7 +155,7 @@
155155
wire [4-1:0] memory_arcache;
156156
wire [3-1:0] memory_arprot;
157157
wire [4-1:0] memory_arqos;
158-
wire [1-1:0] memory_aruser;
158+
wire [2-1:0] memory_aruser;
159159
wire memory_arvalid;
160160
reg memory_arready;
161161
reg [32-1:0] memory_rdata;
@@ -1124,7 +1124,7 @@
11241124
output [4-1:0] maxi_awcache,
11251125
output [3-1:0] maxi_awprot,
11261126
output [4-1:0] maxi_awqos,
1127-
output [1-1:0] maxi_awuser,
1127+
output [2-1:0] maxi_awuser,
11281128
output reg maxi_awvalid,
11291129
input maxi_awready,
11301130
output reg [32-1:0] maxi_wdata,
@@ -1143,7 +1143,7 @@
11431143
output [4-1:0] maxi_arcache,
11441144
output [3-1:0] maxi_arprot,
11451145
output [4-1:0] maxi_arqos,
1146-
output [1-1:0] maxi_aruser,
1146+
output [2-1:0] maxi_aruser,
11471147
output reg maxi_arvalid,
11481148
input maxi_arready,
11491149
input [32-1:0] maxi_rdata,

examples/thread_verilog_submodule_ipxact/test_thread_verilog_submodule_ipxact.py

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -17,7 +17,7 @@
1717
wire [4-1:0] uut_maxi_awcache;
1818
wire [3-1:0] uut_maxi_awprot;
1919
wire [4-1:0] uut_maxi_awqos;
20-
wire [1-1:0] uut_maxi_awuser;
20+
wire [2-1:0] uut_maxi_awuser;
2121
wire uut_maxi_awvalid;
2222
reg uut_maxi_awready;
2323
wire [32-1:0] uut_maxi_wdata;
@@ -36,7 +36,7 @@
3636
wire [4-1:0] uut_maxi_arcache;
3737
wire [3-1:0] uut_maxi_arprot;
3838
wire [4-1:0] uut_maxi_arqos;
39-
wire [1-1:0] uut_maxi_aruser;
39+
wire [2-1:0] uut_maxi_aruser;
4040
wire uut_maxi_arvalid;
4141
reg uut_maxi_arready;
4242
reg [32-1:0] uut_maxi_rdata;
@@ -138,7 +138,7 @@
138138
wire [4-1:0] memory_awcache;
139139
wire [3-1:0] memory_awprot;
140140
wire [4-1:0] memory_awqos;
141-
wire [1-1:0] memory_awuser;
141+
wire [2-1:0] memory_awuser;
142142
wire memory_awvalid;
143143
reg memory_awready;
144144
wire [32-1:0] memory_wdata;
@@ -157,7 +157,7 @@
157157
wire [4-1:0] memory_arcache;
158158
wire [3-1:0] memory_arprot;
159159
wire [4-1:0] memory_arqos;
160-
wire [1-1:0] memory_aruser;
160+
wire [2-1:0] memory_aruser;
161161
wire memory_arvalid;
162162
reg memory_arready;
163163
reg [32-1:0] memory_rdata;
@@ -1127,7 +1127,7 @@
11271127
output [4-1:0] maxi_awcache,
11281128
output [3-1:0] maxi_awprot,
11291129
output [4-1:0] maxi_awqos,
1130-
output [1-1:0] maxi_awuser,
1130+
output [2-1:0] maxi_awuser,
11311131
output reg maxi_awvalid,
11321132
input maxi_awready,
11331133
output reg [32-1:0] maxi_wdata,
@@ -1146,7 +1146,7 @@
11461146
output [4-1:0] maxi_arcache,
11471147
output [3-1:0] maxi_arprot,
11481148
output [4-1:0] maxi_arqos,
1149-
output [1-1:0] maxi_aruser,
1149+
output [2-1:0] maxi_aruser,
11501150
output reg maxi_arvalid,
11511151
input maxi_arready,
11521152
input [32-1:0] maxi_rdata,

tests/extension/types_/axi_/axi_to_ram/test_types_axi_axi_to_ram.py

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@
1616
wire [4-1:0] myaxi_awcache;
1717
wire [3-1:0] myaxi_awprot;
1818
wire [4-1:0] myaxi_awqos;
19-
wire [1-1:0] myaxi_awuser;
19+
wire [2-1:0] myaxi_awuser;
2020
wire myaxi_awvalid;
2121
reg myaxi_awready;
2222
wire [32-1:0] myaxi_wdata;
@@ -35,7 +35,7 @@
3535
wire [4-1:0] myaxi_arcache;
3636
wire [3-1:0] myaxi_arprot;
3737
wire [4-1:0] myaxi_arqos;
38-
wire [1-1:0] myaxi_aruser;
38+
wire [2-1:0] myaxi_aruser;
3939
wire myaxi_arvalid;
4040
reg myaxi_arready;
4141
reg [32-1:0] myaxi_rdata;
@@ -249,7 +249,7 @@
249249
output [4-1:0] myaxi_awcache,
250250
output [3-1:0] myaxi_awprot,
251251
output [4-1:0] myaxi_awqos,
252-
output [1-1:0] myaxi_awuser,
252+
output [2-1:0] myaxi_awuser,
253253
output reg myaxi_awvalid,
254254
input myaxi_awready,
255255
output reg [32-1:0] myaxi_wdata,
@@ -268,7 +268,7 @@
268268
output [4-1:0] myaxi_arcache,
269269
output [3-1:0] myaxi_arprot,
270270
output [4-1:0] myaxi_arqos,
271-
output [1-1:0] myaxi_aruser,
271+
output [2-1:0] myaxi_aruser,
272272
output reg myaxi_arvalid,
273273
input myaxi_arready,
274274
input [32-1:0] myaxi_rdata,

tests/extension/types_/axi_/memory_model_read/test_types_memory_model_read.py

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@
1616
wire [4-1:0] myaxi_awcache;
1717
wire [3-1:0] myaxi_awprot;
1818
wire [4-1:0] myaxi_awqos;
19-
wire [1-1:0] myaxi_awuser;
19+
wire [2-1:0] myaxi_awuser;
2020
wire myaxi_awvalid;
2121
reg myaxi_awready;
2222
wire [32-1:0] myaxi_wdata;
@@ -35,7 +35,7 @@
3535
wire [4-1:0] myaxi_arcache;
3636
wire [3-1:0] myaxi_arprot;
3737
wire [4-1:0] myaxi_arqos;
38-
wire [1-1:0] myaxi_aruser;
38+
wire [2-1:0] myaxi_aruser;
3939
wire myaxi_arvalid;
4040
reg myaxi_arready;
4141
reg [32-1:0] myaxi_rdata;
@@ -51,7 +51,7 @@
5151
wire [4-1:0] memory_awcache;
5252
wire [3-1:0] memory_awprot;
5353
wire [4-1:0] memory_awqos;
54-
wire [1-1:0] memory_awuser;
54+
wire [2-1:0] memory_awuser;
5555
wire memory_awvalid;
5656
reg memory_awready;
5757
wire [32-1:0] memory_wdata;
@@ -70,7 +70,7 @@
7070
wire [4-1:0] memory_arcache;
7171
wire [3-1:0] memory_arprot;
7272
wire [4-1:0] memory_arqos;
73-
wire [1-1:0] memory_aruser;
73+
wire [2-1:0] memory_aruser;
7474
wire memory_arvalid;
7575
reg memory_arready;
7676
reg [32-1:0] memory_rdata;
@@ -532,7 +532,7 @@
532532
output [4-1:0] myaxi_awcache,
533533
output [3-1:0] myaxi_awprot,
534534
output [4-1:0] myaxi_awqos,
535-
output [1-1:0] myaxi_awuser,
535+
output [2-1:0] myaxi_awuser,
536536
output reg myaxi_awvalid,
537537
input myaxi_awready,
538538
output reg [32-1:0] myaxi_wdata,
@@ -551,7 +551,7 @@
551551
output [4-1:0] myaxi_arcache,
552552
output [3-1:0] myaxi_arprot,
553553
output [4-1:0] myaxi_arqos,
554-
output [1-1:0] myaxi_aruser,
554+
output [2-1:0] myaxi_aruser,
555555
output reg myaxi_arvalid,
556556
input myaxi_arready,
557557
input [32-1:0] myaxi_rdata,

tests/extension/types_/axi_/memory_model_write/test_types_memory_model_write.py

Lines changed: 6 additions & 6 deletions
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@
1616
wire [4-1:0] myaxi_awcache;
1717
wire [3-1:0] myaxi_awprot;
1818
wire [4-1:0] myaxi_awqos;
19-
wire [1-1:0] myaxi_awuser;
19+
wire [2-1:0] myaxi_awuser;
2020
wire myaxi_awvalid;
2121
reg myaxi_awready;
2222
wire [32-1:0] myaxi_wdata;
@@ -35,7 +35,7 @@
3535
wire [4-1:0] myaxi_arcache;
3636
wire [3-1:0] myaxi_arprot;
3737
wire [4-1:0] myaxi_arqos;
38-
wire [1-1:0] myaxi_aruser;
38+
wire [2-1:0] myaxi_aruser;
3939
wire myaxi_arvalid;
4040
reg myaxi_arready;
4141
reg [32-1:0] myaxi_rdata;
@@ -51,7 +51,7 @@
5151
wire [4-1:0] memory_awcache;
5252
wire [3-1:0] memory_awprot;
5353
wire [4-1:0] memory_awqos;
54-
wire [1-1:0] memory_awuser;
54+
wire [2-1:0] memory_awuser;
5555
wire memory_awvalid;
5656
reg memory_awready;
5757
wire [32-1:0] memory_wdata;
@@ -70,7 +70,7 @@
7070
wire [4-1:0] memory_arcache;
7171
wire [3-1:0] memory_arprot;
7272
wire [4-1:0] memory_arqos;
73-
wire [1-1:0] memory_aruser;
73+
wire [2-1:0] memory_aruser;
7474
wire memory_arvalid;
7575
reg memory_arready;
7676
reg [32-1:0] memory_rdata;
@@ -532,7 +532,7 @@
532532
output [4-1:0] myaxi_awcache,
533533
output [3-1:0] myaxi_awprot,
534534
output [4-1:0] myaxi_awqos,
535-
output [1-1:0] myaxi_awuser,
535+
output [2-1:0] myaxi_awuser,
536536
output reg myaxi_awvalid,
537537
input myaxi_awready,
538538
output reg [32-1:0] myaxi_wdata,
@@ -551,7 +551,7 @@
551551
output [4-1:0] myaxi_arcache,
552552
output [3-1:0] myaxi_arprot,
553553
output [4-1:0] myaxi_arqos,
554-
output [1-1:0] myaxi_aruser,
554+
output [2-1:0] myaxi_aruser,
555555
output reg myaxi_arvalid,
556556
input myaxi_arready,
557557
input [32-1:0] myaxi_rdata,

tests/extension/types_/axi_/ram_to_axi/test_types_axi_ram_to_axi.py

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -16,7 +16,7 @@
1616
wire [4-1:0] myaxi_awcache;
1717
wire [3-1:0] myaxi_awprot;
1818
wire [4-1:0] myaxi_awqos;
19-
wire [1-1:0] myaxi_awuser;
19+
wire [2-1:0] myaxi_awuser;
2020
wire myaxi_awvalid;
2121
reg myaxi_awready;
2222
wire [32-1:0] myaxi_wdata;
@@ -35,7 +35,7 @@
3535
wire [4-1:0] myaxi_arcache;
3636
wire [3-1:0] myaxi_arprot;
3737
wire [4-1:0] myaxi_arqos;
38-
wire [1-1:0] myaxi_aruser;
38+
wire [2-1:0] myaxi_aruser;
3939
wire myaxi_arvalid;
4040
reg myaxi_arready;
4141
reg [32-1:0] myaxi_rdata;
@@ -307,7 +307,7 @@
307307
output [4-1:0] myaxi_awcache,
308308
output [3-1:0] myaxi_awprot,
309309
output [4-1:0] myaxi_awqos,
310-
output [1-1:0] myaxi_awuser,
310+
output [2-1:0] myaxi_awuser,
311311
output reg myaxi_awvalid,
312312
input myaxi_awready,
313313
output reg [32-1:0] myaxi_wdata,
@@ -326,7 +326,7 @@
326326
output [4-1:0] myaxi_arcache,
327327
output [3-1:0] myaxi_arprot,
328328
output [4-1:0] myaxi_arqos,
329-
output [1-1:0] myaxi_aruser,
329+
output [2-1:0] myaxi_aruser,
330330
output reg myaxi_arvalid,
331331
input myaxi_arready,
332332
input [32-1:0] myaxi_rdata,

0 commit comments

Comments
 (0)