Skip to content

Commit a04b4a9

Browse files
committed
Corrected the argument in some test cases.
1 parent 9a64c0e commit a04b4a9

File tree

17 files changed

+34
-17
lines changed

17 files changed

+34
-17
lines changed

tests/extension/thread_/axi_dma_long_wide/thread_axi_dma_long_wide.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -108,7 +108,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
108108
clk = ports['CLK']
109109
rst = ports['RST']
110110

111-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
111+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
112+
memimg_name=memimg_name)
112113
memory.connect(ports, 'myaxi')
113114

114115
uut = m.Instance(led, 'uut',

tests/extension/thread_/axi_dma_multiram/thread_axi_dma_multiram.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -196,7 +196,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
196196
clk = ports['CLK']
197197
rst = ports['RST']
198198

199-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
199+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
200+
memimg_name=memimg_name)
200201
memory.connect(ports, 'myaxi')
201202

202203
uut = m.Instance(led, 'uut',

tests/extension/thread_/axi_dma_wide/thread_axi_dma_wide.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -111,7 +111,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
111111
clk = ports['CLK']
112112
rst = ports['RST']
113113

114-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
114+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
115+
memimg_name=memimg_name)
115116
memory.connect(ports, 'myaxi')
116117

117118
uut = m.Instance(led, 'uut',

tests/extension/thread_/axi_dma_wide_unaligned/thread_axi_dma_wide_unaligned.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -112,7 +112,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
112112
clk = ports['CLK']
113113
rst = ports['RST']
114114

115-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
115+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
116+
memimg_name=memimg_name)
116117
memory.connect(ports, 'myaxi')
117118

118119
uut = m.Instance(led, 'uut',

tests/extension/thread_/multibank_nested_ram_dma/thread_multibank_nested_ram_dma.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -129,7 +129,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
129129
clk = ports['CLK']
130130
rst = ports['RST']
131131

132-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
132+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
133+
memimg_name=memimg_name)
133134
memory.connect(ports, 'myaxi')
134135

135136
uut = m.Instance(led, 'uut',

tests/extension/thread_/multibank_nested_ram_dma_block/thread_multibank_nested_ram_dma_block.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -174,7 +174,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
174174
clk = ports['CLK']
175175
rst = ports['RST']
176176

177-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
177+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
178+
memimg_name=memimg_name)
178179
memory.connect(ports, 'myaxi')
179180

180181
uut = m.Instance(led, 'uut',

tests/extension/thread_/multibank_nested_ram_dma_block_non_poweroftwo/thread_multibank_nested_ram_dma_block_non_poweroftwo.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -174,7 +174,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
174174
clk = ports['CLK']
175175
rst = ports['RST']
176176

177-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
177+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
178+
memimg_name=memimg_name)
178179
memory.connect(ports, 'myaxi')
179180

180181
uut = m.Instance(led, 'uut',

tests/extension/thread_/multibank_ram_dma_block/thread_multibank_ram_dma_block.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -175,7 +175,8 @@ def mkTest(memimg_name=None, memory_datawidth=32):
175175
clk = ports['CLK']
176176
rst = ports['RST']
177177

178-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
178+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
179+
memimg_name=memimg_name)
179180
memory.connect(ports, 'myaxi')
180181

181182
uut = m.Instance(led, 'uut',

tests/extension/thread_/multibank_ram_dma_block_non_poweroftwo/thread_multibank_ram_dma_block_non_poweroftwo.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -175,7 +175,8 @@ def mkTest(memimg_name=None, memory_datawidth=32):
175175
clk = ports['CLK']
176176
rst = ports['RST']
177177

178-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
178+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
179+
memimg_name=memimg_name)
179180
memory.connect(ports, 'myaxi')
180181

181182
uut = m.Instance(led, 'uut',

tests/extension/thread_/multibank_ram_dma_packed/thread_multibank_ram_dma_packed.py

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -127,7 +127,8 @@ def mkTest(memimg_name=None, memory_datawidth=128):
127127
clk = ports['CLK']
128128
rst = ports['RST']
129129

130-
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth)
130+
memory = axi.AxiMemoryModel(m, 'memory', clk, rst, memory_datawidth,
131+
memimg_name=memimg_name)
131132
memory.connect(ports, 'myaxi')
132133

133134
uut = m.Instance(led, 'uut',

0 commit comments

Comments
 (0)