Skip to content

Commit d081d33

Browse files
jaladreipsigcbot
authored andcommitted
Internal changes
Internal changes
1 parent a932f9c commit d081d33

File tree

3 files changed

+3
-6
lines changed

3 files changed

+3
-6
lines changed

IGC/Compiler/tests/EmitVISAPass/vectorizer-vector-emission-fadd.ll

Lines changed: 1 addition & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -361,7 +361,7 @@ declare <8 x float> @llvm.genx.GenISA.sub.group.dpas.v8f32.v8f32.v8i16.v8i32(<8
361361
!324 = !{!"WaDisableVRS", i1 false}
362362
!325 = !{!"RelaxMemoryVisibilityFromPSOrdering", i1 false}
363363
!326 = !{!"WaEnableVMaskUnderNonUnifromCF", i1 false}
364-
!327 = !{!"csInfo", !328, !329, !330, !331, !332, !33, !34, !333, !334, !335, !336, !337, !338, !339, !340, !341, !342, !343, !344, !345, !66, !346, !347, !348, !349, !350, !351, !352}
364+
!327 = !{!"csInfo", !328, !329, !330, !331, !332, !33, !34, !333, !334, !335, !336, !337, !338, !339, !340, !341, !342, !343, !344, !345, !66, !346, !347, !348, !349, !351, !352}
365365
!328 = !{!"maxWorkGroupSize", i32 0}
366366
!329 = !{!"waveSize", i32 0}
367367
!330 = !{!"ComputeShaderSecondCompile"}
@@ -384,7 +384,6 @@ declare <8 x float> @llvm.genx.GenISA.sub.group.dpas.v8f32.v8f32.v8i16.v8i32(<8
384384
!347 = !{!"walkOrderEnabled", i1 false}
385385
!348 = !{!"walkOrderOverride", i32 0}
386386
!349 = !{!"ResForHfPacking"}
387-
!350 = !{!"hasWaveMatrix", i1 false}
388387
!351 = !{!"constantFoldSimdSize", i1 false}
389388
!352 = !{!"isNodeShader", i1 false}
390389
!353 = !{!"msInfo", !354, !355, !356, !357, !358, !359, !360, !361, !362, !363, !364, !312, !310, !365}

IGC/Compiler/tests/EmitVISAPass/vectorizer-vector-emission-fmul.ll

Lines changed: 1 addition & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -362,7 +362,7 @@ declare <8 x float> @llvm.genx.GenISA.sub.group.dpas.v8f32.v8f32.v8i16.v8i32(<8
362362
!324 = !{!"WaDisableVRS", i1 false}
363363
!325 = !{!"RelaxMemoryVisibilityFromPSOrdering", i1 false}
364364
!326 = !{!"WaEnableVMaskUnderNonUnifromCF", i1 false}
365-
!327 = !{!"csInfo", !328, !329, !330, !331, !332, !33, !34, !333, !334, !335, !336, !337, !338, !339, !340, !341, !342, !343, !344, !345, !66, !346, !347, !348, !349, !350, !351, !352}
365+
!327 = !{!"csInfo", !328, !329, !330, !331, !332, !33, !34, !333, !334, !335, !336, !337, !338, !339, !340, !341, !342, !343, !344, !345, !66, !346, !347, !348, !349, !351, !352}
366366
!328 = !{!"maxWorkGroupSize", i32 0}
367367
!329 = !{!"waveSize", i32 0}
368368
!330 = !{!"ComputeShaderSecondCompile"}
@@ -385,7 +385,6 @@ declare <8 x float> @llvm.genx.GenISA.sub.group.dpas.v8f32.v8f32.v8i16.v8i32(<8
385385
!347 = !{!"walkOrderEnabled", i1 false}
386386
!348 = !{!"walkOrderOverride", i32 0}
387387
!349 = !{!"ResForHfPacking"}
388-
!350 = !{!"hasWaveMatrix", i1 false}
389388
!351 = !{!"constantFoldSimdSize", i1 false}
390389
!352 = !{!"isNodeShader", i1 false}
391390
!353 = !{!"msInfo", !354, !355, !356, !357, !358, !359, !360, !361, !362, !363, !364, !312, !310, !365}

IGC/Compiler/tests/EmitVISAPass/vectorizer-vector-emission-fptrunc.ll

Lines changed: 1 addition & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -371,7 +371,7 @@ attributes #0 = { nofree nosync nounwind readnone speculatable willreturn }
371371
!327 = !{!"WaDisableVRS", i1 false}
372372
!328 = !{!"RelaxMemoryVisibilityFromPSOrdering", i1 false}
373373
!329 = !{!"WaEnableVMaskUnderNonUnifromCF", i1 false}
374-
!330 = !{!"csInfo", !331, !332, !333, !334, !335, !32, !33, !336, !337, !338, !339, !340, !341, !342, !343, !344, !345, !346, !347, !348, !65, !349, !350, !351, !352, !353, !354, !355, !356, !357}
374+
!330 = !{!"csInfo", !331, !332, !333, !334, !335, !32, !33, !336, !337, !338, !339, !340, !341, !342, !343, !344, !345, !346, !347, !348, !65, !349, !350, !351, !352, !354, !355, !356, !357}
375375
!331 = !{!"maxWorkGroupSize", i32 0}
376376
!332 = !{!"waveSize", i32 0}
377377
!333 = !{!"ComputeShaderSecondCompile"}
@@ -394,7 +394,6 @@ attributes #0 = { nofree nosync nounwind readnone speculatable willreturn }
394394
!350 = !{!"walkOrderEnabled", i1 false}
395395
!351 = !{!"walkOrderOverride", i32 0}
396396
!352 = !{!"ResForHfPacking"}
397-
!353 = !{!"hasWaveMatrix", i1 false}
398397
!354 = !{!"constantFoldSimdSize", i1 false}
399398
!355 = !{!"isNodeShader", i1 false}
400399
!356 = !{!"threadGroupMergeSize", i32 0}

0 commit comments

Comments
 (0)